## IMPERIAL COLLEGE LONDON

# DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING EXAMINATIONS 2006

EEE/ISE PART II: MEng, BEng and ACGI

### **DIGITAL ELECTRONICS 2**

Monday, 12 June 2:00 pm

Time allowed: 2:00 hours

There are FOUR questions on this paper.

Q1 is compulsory. Answer Q1 and any two of questions 2-4. Q1 carries 40% of the marks. Questions 2 to 4 carry equal marks (30% each).

Any special instructions for invigilators and information for candidates are on page 1.

Examiners responsible First Marker(s): D.M. Brookes, D.M. Brookes

Second Marker(s): T.J.W. Clarke, T.J.W. Clarke

#### **Information for Candidates:**

**Notation:** Unless explicitly indicated otherwise, digital circuits throughout this paper are drawn with their inputs on the left and their outputs on the right.

The notation X2:0 denotes the three-bit number X2, X1 and X0. The least significant bit of a binary number is always designated bit 0.

Unless otherwise stated, signed binary numbers are in 2's complement format.

Digital Electronics II Page 1 of 8

#### 1. [Compulsory]

(a) In the state machine shown in *Figure 1.1*, the state is represented by the value of the unsigned 2-bit number S1:0. The circuit is initially in state 0. Draw the state diagram for the circuit and complete the timing diagram shown in the figure by including the waveform of X and the state of the circuit during each clock cycle. Do not attempt to show gate propagation delays on your timing diagram.



Figure 1.1

(b) In the circuit of Figure 1.2, the propagation delay of the flip-flops is  $t_p = 8$  ns while the setup and hold times are  $t_s = 5$  ns and  $t_h = 2$  ns respectively. The inverters have a propagation delay in the range 15 ns  $< t_g < 25$  ns. The clock signal C is symmetrical with period T. Write down the setup and hold inequalities that apply to the rightmost flip-flop and hence find the maximum clock frequency for the circuit.



Figure 1.2

Digital Electronics II Page 2 of 8

[8]

(c) Figure 1.3 shows a digital-to-analogue converter whose input, x, is a 2-bit unsigned number in the range 0 to 3 and whose output voltages are given in Table 1.1. The conductances of the four resistors are G0, G1, G2 and G3 respectively. The buffer output voltages are 0 V and 5 V for logic 0 and logic 1 inputs respectively.

[8]

- (i) Show that  $Y = \frac{5(X0 \times G0 + X1 \times G1 + G3)}{G0 + G1 + G2 + G3}$ .
- (ii) If G0 + G1 + G2 + G3 = 1 mS, find the values of G0, G1, G2 and G3.



Figure 1.3

| x         | 0     | l     | 2     | 3     |
|-----------|-------|-------|-------|-------|
| Y (volts) | 0.190 | 1.543 | 3.457 | 4.810 |

Table 1.1:  $Y = 2.5 + 2.5 \sin(x \times 45^{\circ} - 67.5^{\circ})$ 

Digital Electronics II Page 3 of 8

- (d) Figure 1.4 shows the circuit of a 3-bit carry-skip adder. The worst-case propagation delays of the circuit elements are given in Table 1.2.
  - (i) Determine the worst-case propagation delays to C2A from P0 and from C-1.

[8]

- (ii) Explain briefly why C2A and C2B are identical except for propagation delays.
- (iii) Determine the worst-case propagation delays to C2B from P0 and from C-1.



Figure 1.4

| Device      | Path               | Delay 3 |
|-------------|--------------------|---------|
| Adder       | any input→S        |         |
|             | any input→CO       | 2       |
| Multiplexer | SEL→output         | 3       |
|             | data inputs→output | 2       |
| XOR gate    | any input→output   | 2       |
| AND gate    | any input→output   | 1       |

Table 1.2

Digital Electronics II Page 4 of 8

(e) Figure 1.5 shows part of a microprocessor system containing a Random Access memory (RAM), a Read-Only memory (ROM) and a serial input/output port.

Determine simplified Boolean expressions for the three chip-enable signals CEA, CEB and CEC to ensure that the devices respond only to the address ranges given in *Table 1.3*.



Figure 1.5

| Device          | Address Range (Hexadecimal) |  |
|-----------------|-----------------------------|--|
| RAM             | 0000 to BFFF                |  |
| ROM             | C000 to EFFF                |  |
| Serial I/O Port | FF00 to FF07                |  |

Table 1.3

Digital Electronics II Page 5 of 8

[8]

- 2. Figure 2.1 shows a circuit consisting of a multiplexer, an 8-bit adder and an 8-bit register. The busses, K, N, P, Q and S represent the 8-bit twos complement signed numbers k, n, p, q and s respectively. The most significant bit of Q7:0 forms the output of the circuit and acts as the select input of the multiplexer. The CLOCK signal has a frequency of 1 MHz.
  - (a) For the particular case n = 40 and k = -16, complete the timing diagram shown in *Figure 2.1* by showing the values of q, p and s during each clock cycle and the waveform of Q7. The initial value of q is zero as shown.
  - (b) Explain why, if n and k are held constant, the waveform of Q7 must be periodic. [2]

[15]

- (c) In this part, you should assume that the initial value of q equals 0 and that the values of n and k are held constant and satisfy n > -k > 0. Define T to be the period of the Q7 waveform in clock cycles and  $\alpha$  to be the fraction of clock cycles within a period for which Q7=1.
  - (i) Determine a relationship between  $\alpha$  and the average value of p over an interval of T clock cycles.
  - (ii) Explain why it will always be true that  $k \le q \le n-1$  and that Q7 can never be high in consecutive clock cycles.
  - (iii) Explain why the average value of p over T clock cycles must equal zero.
  - (iv) By combining your answers to parts (i), (ii) and (iii), derive an expression for the average pulse frequency of Q7 in terms of n and k.
- (d) The propagation delays of the multiplexer, adder and register are 5 ns, 20 ns and 4 ns respectively and the register setup and hold times are 2 ns and 1 ns respectively. Determine the maximum frequency of CLOCK for correct circuit operation.





Figure 2.1

Digital Electronics II Page 6 of 8

3. Figure 3.1 shows part of the circuitry for receiving 6-bit asynchronous bit-serial data. Each data transmission consists of a start bit, six data bits and a stop bit each lasting for a nominal  $16 \mu s$ . The data bits are transmitted with the least significant bit first and the start and stop bits are high and low respectively.

On the rising edge of the 1 MHz clock, the 7-bit counter (CTR7) is reset if R=1 and increments otherwise. The 8-bit shift register (SRG8) shifts on the rising edge of the clock provided that SH=1. The contents of the logic blocks X and Y are defined by:

$$A = Q2 + Q3 + Q4 + Q5 + Q6$$

$$B = Q3 \cdot Q4 \cdot Q5 \cdot Q6$$

$$SH = Q0 \cdot Q1 \cdot Q2 \cdot \overline{Q3}$$

$$R = \overline{D} \cdot (\overline{A} + B)$$

- (a) For each of the signals SH, A and B, define the values or range of values of q for which the signal is high where q denotes the unsigned value of Q6:0.
- (b) In the timing diagram in *Figure 3.1*, all signal transitions occur shortly after the CLOCK rising edge and times are given in μs relative to the first rising edge of D. The diagram shows a complete data transmission (lasting from 0 up to 128 μs) followed by a noise pulse followed by the start bit of the next data transmission. The diagram is not drawn accurately to scale.
  - (i) Determine the time of occurrence of each transition of A, B and R and the value of q immediately after the transition. You may assume that the initial value of q is zero and that propagation delays are negligible.
  - (ii) State the contents of the shift register output, V7:0, at the time that B goes [4] low and explain its relationship with the 6-bit transmitted value.
- (c) Assuming that each transmitted bit lasts precisely 16 µs, determine the maximum CLOCK frequency that will ensure that V7:0 has the correct value at the falling edge of B. You should neglect propagation delays and setup times but should not assume that the transmitted signal is synchronized with CLOCK.



Figure 3.1

[4]

- 4. Figure 4.1 shows part of the circuit of an integrating Analog to Digital converter. The analog circuitry comprises three switches, an integrator and a comparator. High voltages on the three digital signals REF, ZERO and IN cause the corresponding switches to close. You may assume the input offset voltages of the integrator and comparator to be negligible.
  - (a) The outputs of the logic block are shown in the timing diagram in *Figure 4.1* in which times are shown in ms. The 16-bit counter value goes to zero on the rising edge of ZERO and the counter period is 160 ms. Determine the input clock frequency and derive Boolean expressions for BK, ZERO and IN.
  - (b) For the particular case  $V_{REF} = 10 \text{ V}$ ,  $V_B = 5 \text{ V}$ ,  $V_{IN} = -2 \text{ V}$  and RC = 25 ms, draw a timing diagram showing the waveforms of BK, ZERO, IN, REF, POS and the voltage  $V_X$ . Assume that the value of  $V_X$  is 0 V at the falling edges of BK and determine its value at each of the rising edges.

[6]

[9]

- (c) If the integrator output voltage is restricted to the range  $\pm 11$  V, determine the maximum and minimum values of  $V_{IN}$  for which the circuit will function correctly.
- (d) Suppose that REF goes high for a time a in the first half of the cycle and b in the second half as shown in Figure 4.1.
  - (i) Express  $V_B$  in terms of a,  $V_{REF}$  and T where T = 20 ms is the pulse duration of ZERO and IN.
  - (ii) Show that  $V_{IN} = V_{REF} \frac{a-b}{T+a}$ .



Figure 4.1

Digital Electronics II Page 8 of 8